## Lecture 3 Machine Instructions

School of Computer Science and Engineering Soongsil University

# 2.5 Representing Instructions in the Computer

- Instruction format
  - Layout of the instruction
  - A form of representation of an instruction composed of fields of binary numbers
- R(Register)-type instruction format

| ор     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

- op: Basic operation of the instruction (opcode)
- \* rs, rt: The first and second register source operands
- rd: The register destination operandIt gets the result of the operation.
- shamt: Shift amount (Explained in §2.6)
- funct(function code): This field selects the specific variant of the operation in the op field. (cf) opcode extension

## 2. Instruction: Language of the Compute

- 2.1 Introduction
- 2.2 Operations of the Computer Hardware
- 2.3 Operands of the Computer Hardware
- 2.4 Signed and Unsigned Numbers
- 2.5 Representing Instructions in the Computer
- 2.6 Logical Operations
- 2.7 Instructions for Making Decisions
- 2.8 Supporting Procedures in Computer Hardware
- 2.9 MIPS Addressing for 32-Bit Immediates and Addresses
- 2.10 Parallelism and Instructions: Synchronization
- 2.11 ~ 2.20

Computer Architecture 3-1

## **Example: Machine instruction**

Translating assembly instruction to machine instruction

add \$t0, \$s1, \$s2

#### [Answer]

| 0      | 17    | 18    | 8     | 0     | 32     |
|--------|-------|-------|-------|-------|--------|
| 000000 | 10001 | 10010 | 01000 | 00000 | 100000 |

6 bits 5 bits 5 bits 5 bits 6 bits

- \* First and last fields: addition operation
- Second field: register number of the first source operand (\$s1)
- \* Third field: register number of the other source operand (\$s2)
- \* Fourth field: number of the destination register (\$t0)
- \* Fifth field: unused in this instruction (set to 0)

Computer Architecture 3-3

## **I-type Instruction Format**

#### **Design Principle 3:**

Good design demands good compromises.

[Example] MIPS instructions

- Same length but different formats
- I(Immediate)-type instruction format

| ор     | rs     | rt     | constant/address |
|--------|--------|--------|------------------|
| 6 bits | 5 bits | 5 bits | 16 bits          |

Figure 2.5

| Instruction     | Format | ор                | rs  | rt  | rd   | shamt | funct             | address  |
|-----------------|--------|-------------------|-----|-----|------|-------|-------------------|----------|
| add             | R      | 0                 | reg | reg | reg  | 0     | 32 <sub>ten</sub> | n.a.     |
| sub (subtract)  | R      | 0                 | reg | reg | reg  | 0     | 34 <sub>ten</sub> | n.a.     |
| add immediate   | 1      | 8 <sub>ten</sub>  | reg | reg | n.a. | n.a.  | n.a.              | constant |
| lw (load word)  | Ĕ      | 35 <sub>ten</sub> | reg | reg | n.a. | n.a.  | n.a.              | address  |
| sw (store word) | 1      | 43 <sub>ten</sub> | reg | reg | n.a. | n.a.  | n.a.              | address  |

Computer Architecture 3-4

### The BIG Picture

- Instructions are represented as numbers.
- Programs are stored in memory to be read or written, just like data.





Figure 2.7 Stored-program concept

## Example: A[300]=h+A[300];

```
lw $t0,1200($t1) # Temporary reg. $t0 gets A[300]
add $t0,$s2,$t0 # Temporary reg. $t0 gets h+A[300]
sw $t0,1200($t1) # Stores h+A[300] back into A[300]
```

#### [Answer]

| On | Op rs | rc | rt   |       | address | 3 |
|----|-------|----|------|-------|---------|---|
| Ор |       | 10 | rd   | shamt | funct   |   |
| 35 | 9     | 8  | 1200 |       |         |   |
| 0  | 18    | 8  | 8    | 0     | 32      |   |
| 43 | 9     | 8  | 1200 |       |         |   |

Computer Architecture 3-5

## **MIPS Machine Language**

#### MIPS machine language

| Name       | Format |        | Example Commer |        |         |        | Comments |                                        |
|------------|--------|--------|----------------|--------|---------|--------|----------|----------------------------------------|
| add        | R      | 0      | 18             | 19     | 17      | 0      | 32       | add \$s1,\$s2,\$s3                     |
| sub        | R      | 0      | 18             | 19     | 17      | 0      | 34       | sub \$s1,\$s2,\$s3                     |
| addi       | - 1    | 8      | 18             | 17     |         | 100    |          | addi \$s1,\$s2,100                     |
| lw         | - 1    | 35     | 18             | 17     |         | 100    |          | lw \$s1,100(\$s2)                      |
| SW         | - 1    | 43     | 18             | 17     |         | 100    |          | sw \$s1,100(\$s2)                      |
| Field size |        | 6 bits | 5 bits         | 5 bits | 5 bits  | 5 bits | 6 bits   | All MIPS instructions are 32 bits long |
| R-format   | R      | ор     | rs             | rt     | rd      | shamt  | funct    | Arithmetic instruction format          |
| I-format   | 1      | ор     | rs             | rt     | address |        |          | Data transfer format                   |

Figure 2.6

## 2.6 Logical Operations

| Logical operations | C operators | Java operators | MIPS instructions |
|--------------------|-------------|----------------|-------------------|
| Shift left         | <<          | <<             | s11               |
| Shift right        | >>          | >>>            | srl               |
| Bit-by-bit AND     | &           | &              | and, andi         |
| Bit-by-bit OR      | 1           |                | or, ori           |
| Bit-by-bit NOT     | ~           | ~              | nor               |

Fig. 2.8

Computer Architecture 3-8

#### **MIPS Shift Instructions**

- sll (shift left logical); funct = 000 000
- srl (shift right logical); funct = 000 010
- sra (shift right arithmetic); funct = 000 011
- Instruction format
  - \* sl1 \$t2, \$s0, 4 # reg \$t2 = reg \$s0 << 4 bits

| ор | rs | rt | rd | shamt | funct |
|----|----|----|----|-------|-------|
| 0  | 0  | 16 | 10 | 4     | 0     |

## **Shift Operations**

$$X = x_{31}x_{30} \cdots x_0$$

#### 1. Logical shift

- \* Logical shift right (X) =  $0x_{31}x_{30} \cdots x_1$
- \* Logical shift left (X) =  $x_{30} \cdots x_0 0$

#### 2. Arithmetic shift (for 2's complement)

- \* Arithmetic shift right (X) =  $x_{31}x_{31}x_{30} \cdots x_1$  (cf)  $\div 2$
- \* Arithmetic shift left (X) =  $x_{30} \cdots x_0 0$  (cf) \*2

#### 3. Circular shift ( = rotate)

- \* Circular shift right (X) =  $x_0 x_{31} x_{30} \cdots x_1$
- \* Circular shift left (X) =  $x_{30} \cdots x_0 x_{31}$

Computer Architecture 3-9

### **MIPS Rotate Instructions**

rotr (rotate word right); funct = 000 010 (SRL)

| ор     | rs    | rt | rd | shamt | funct  |
|--------|-------|----|----|-------|--------|
| 000000 | 00001 |    |    |       | 000010 |

rotrv (rotate word right variable)

| ор     | rs | rt | rd | shamt | funct  |
|--------|----|----|----|-------|--------|
| 000000 |    |    |    | 00001 | 000110 |

## **MIPS Logical Instructions**

```
and $t0,$t1,$t2
or $t0,$t1,$t2
xor $t0,$t1,$t2
nor $t0,$t1,$t2
andi $t0,$t1,$t2
andi $s1,$s1,100
ori $s1,$s1,100
xori $s1,$s1,100
lui $s1,$s1,100
```

Computer Architecture 3-12

## **Loops**

```
Example
```

```
[Answer]
Loop: sll $t1,$s3,2  # Temp reg $t1 = 4*i
    add $t1,$t1,$s6  # $t1 = address of save[i]
    lw $t0,0($t1)  # Temp reg $t0 = save[i]
    bne $t0,$s5,Exit # go to Exit if save[i]≠k
    addi $s3,$s3,1  # i = i + 1
    j Loop  # go to Loop
Exit:
```

while (save[i]==k) i += 1;

## 2.7 Instructions for Making Decisions

• Similar to an if statement with a go to statement

```
* beq register1, register2, L1
* bne register1, register2, L1
```

Example

```
if (i==j) f=g+h; else f=g-h;
[Answer]
    bne $s3,$s4,Else # go to Else if i≠j
    add $s0,$s1,$s2 # f=g+h (skipped if i≠j)
    j Exit # go to Exit
Else: sub $s0,$s1,$s2 # f=g-h (skipped if i=j)
```

Computer Architecture 3-13

Exit:

## slt(set on less than) Instruction

#### Hardware/Software Interface

\* All comparisons are possible with slt, slti, beq, bne with \$zero.

## **Other Jump Instructions**

• jr (jump register) instruction

```
ir $t0
            # jump to the address specified
            # in a register($t0)
            # i.e. PC ← $t0
```

jal (jump-and-link) instruction

```
jal ProcedureAddress
                      # $ra ← PC + 4,
                      # PC ← ProcedureAddress
```

Return from procedure

```
jr
     $ra
```

Computer Architecture 3-16

**MIPS** 

Figure 5.1

of Parhami

Computer Architecture 3-18



## **MIPS Register Convention**

| Name Register<br>Number |             | Usage                                        |  |  |  |
|-------------------------|-------------|----------------------------------------------|--|--|--|
| \$zero                  | 0           | the constant value 0                         |  |  |  |
| \$at                    | 1           | reserved for assembler                       |  |  |  |
| \$v0-\$v1               | 2-3         | values for results and expression evaluation |  |  |  |
| \$a0-\$a3               | 4-7         | arguments                                    |  |  |  |
| \$t0-\$t9               | 8-15, 24-25 | temporaries                                  |  |  |  |
| \$s0-\$s7               | 16-23       | saved                                        |  |  |  |
| \$k0-\$k1               | 26-27       | reserved for operating system                |  |  |  |
| \$gp                    | 28          | global pointer                               |  |  |  |
| \$sp                    | 29          | stack pointer                                |  |  |  |
| \$fp                    | 30          | frame pointer                                |  |  |  |
| \$ra                    | 31          | return address                               |  |  |  |

Figure 2.18

Computer Architecture 3-17

## **Summary**

- Instruction formats
  - R-type and I-type
- Shift instructions
  - \* sll, srl, sra, sllv, srlv, srav, rotr, rotrv
- Logical instructions
  - \* and, or, xor, nor, andi, ori, xori, lui
- Branch and jump instructions
  - \* beq, bne, j, jal, jr
  - \* slt, slti, sltu, sltiu
- Data transfer instructions
  - lw and sw
  - \* 1h and sh
  - \* 1b and sb

Computer Architecture 3-19